# NCTU-EE IC LAB - FALL 2019

# Lab08 Exercise

# Design: Image Processing (IP)

## **Data Preparation**

1. Extract test data from TA's directory:

#### % tar xvf ~iclabta01/Lab08.tar

- 2. The extracted LAB directory contains:
  - a. EXERCISE/
  - b. EXERCISE wocg/
  - c. PRACITCE/
  - d. JG/

## **Basic Concept**

This lab will give you a basic concept about digital image processing (DIP). You will learn how to enhance an image by simple image processing method.

In general, **spatial domain filtering** is commonly used to modify or enhance an image. In other words, you can emphasize or remove certain feature by doing so. Actually, filtering, smoothing, sharpening and edge enhancement are all included.

Take the following picture as example for noise reduction:



Original image with noise



Denoised image

## **Zero Padding of Borders**

When you apply a filter to pixels on the borders of an image, some of the elements of the computational molecule may not overlap actual image pixels. For example, if the molecule is 3-by-3 and you are computing the result for a pixel on the top row of the image, some of the elements of the molecule are outside the border of

the image



In order to compute output values for the border pixels, you need to pad image matrix with zeros. In other words, the output values are computed by assuming that the input image is surrounded by additional rows and columns of zeroes.

# **Design Description**

In this lab, there is a design called IP. The block diagram of this lab is shown below. IP will received a 8 × 8 grayscale image in\_image[7:0] and then a mode in\_mode[1:0] from the PATTERN. Each pixel in the image will be 0~255. You are asked to output processed image 8 × 8 out\_number[11:0] by doing the following two steps: Zero padding and Do one of the image process function. For next round, you may get a new image or a new mode depending on given in\_valid\_1 or in\_valid\_2.

## 1. Zero padding:

The  $8 \times 8$  image should be padded with zeros and you will get a 10x10 padded-image.

#### 2. Do one of the image process function:

The following are three image process modes given by in mode[1:0]:

# (1) in\_mode: $0 \rightarrow$ sharpen filter

| 0  | -1 | 0  |
|----|----|----|
| -1 | 5  | -1 |
| 0  | -1 | 0  |

sharpen filter

There is a  $4 \times 4$  image with zero padding as an example. Each pixel should be multiplied with the relative filter pixel. Sum all values in a window to be the center pixel. The below is an example.





There is a  $4 \times 4$  image with zero padding as an example. Average the value of  $3 \times 3$  kernel and round down to the units digit. Then, the result is the center pixel. The below is an example.



## (3) in $mode: 2 \rightarrow midpoint filter$

The midpoint filter calculates the midpoint value between minimum and maximum value in a window. Midpoint filter combines both averaging and sorting. Replacing the center pixel in a window with the midpoint of max and min values. The below is an example.



Stage 1:

At EXERCISE\_wocg/ **IP\_wocg.v**, you should implement an IP module as below figure.



## 1. **INPUT:** Receive grayscale image form PATTERN



\*The in image[7:0] will be given as the sequence above in 64 cycle.

# 2. **IP:** Image process module

There different image processing blocks whose functions are described as above.

3. **OUTPUT:** Output filtered image

## Stage 2:

At EXERCISE /IP.v, you should implement an IP module with clock gating cell as below figure. Main different part is clock gating cell and cg en input signal.



- 1. INPUT: Receive grayscale image form PATTERN
- 2. **IP:** Image process module

You should add clock gating cell in the image processing block. If cg\_en is high, three image processing block can perform clock gating; otherwise, if cg\_en is low, three image processing block follow clk.

Hint: Refer to Lab08\_Practice to implement the clock gating cell.

3. **OUTPUT:** Output filtered image

## **Inputs**

| I/O   | Signal name   | Description                                                                                                                                                  |  |
|-------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input | clk           | Clock                                                                                                                                                        |  |
| Input | rst_n         | Asynchronous reset active low reset                                                                                                                          |  |
| Input | cg_en         | If cg_en is high, the image processing blocks should                                                                                                         |  |
|       |               | execute clock gating. Otherwise, if cg_en is low, the                                                                                                        |  |
|       |               | image processing blocks follow clk.                                                                                                                          |  |
|       |               | There is no this signal in IP_wocg.v.                                                                                                                        |  |
| Input | in valid 1    | in_image[7:0] valid when in_valid_1 is high                                                                                                                  |  |
| 1     | m_vana_i      | m_mage[7.0] varie when m_varie_1 is high                                                                                                                     |  |
| Input | in_image[7:0] | in_image[7:0] is valid when in_valid_1 is high                                                                                                               |  |
|       |               |                                                                                                                                                              |  |
|       |               | in_image[7:0] is valid when in_valid_1 is high                                                                                                               |  |
| Input | in_image[7:0] | <pre>in_image[7:0] is valid when in_valid_1 is high Input data will be sent in raster scan order (Figure 3)</pre>                                            |  |
| Input | in_image[7:0] | <pre>in_image[7:0] is valid when in_valid_1 is high Input data will be sent in raster scan order (Figure 3) in_mode[1:0] valid when in_valid_2 is high</pre> |  |

# **Outputs**

| I/O    | Signal name      | Description                                      |  |
|--------|------------------|--------------------------------------------------|--|
| output | out_valid        | Should be set to low after reset.                |  |
|        | Multime          | Should set to high when your out_number[11:0] is |  |
|        |                  | ready.                                           |  |
| output | out_number[11:0] | TA's pattern will sample your result at the      |  |
|        | \ \   F          | following negative edge of clk                   |  |
|        |                  | Should send output data in raster scan order.    |  |

# **Specifications**

1. Top module name: IP (File name: IP.v)

2. Input pins : clk, rst\_n, cg\_en, in\_valid\_1, in\_image[7:0], in\_valid\_2,

in\_mode[1:0]

Output pins : out\_valid, out\_number[11:0]

3. Use **asynchronous** reset active low architecture.

4. All your output register should be set zero after reset.

5. Changing clock period is prohibited (fixed at 8ns).

6. The instance name of the clock gating cell(GATED\_OR) should be GATED\_XXX(e.g., GATED\_sharpen).

```
GATED_OR GATED_sharpen (
.CLOCK( clk ),
.SLEEP_CTRL( G_sleep_sharpen ), // gated clock
.RST_N( rst_n ),
.CLOCK_GATED( gated_sharpen )
);
```

- 7. After synthesis, check the "IP.area" and "IP.timing" in the folder "Report". The area report is valid only when the slack in the end of "IP.timing" is **non-negative**.
- 8. The synthesis result cannot contain any latch except for clocking gating latch
- 9. The output loading is set to 0.05.
- 10. Input delay and output delay are 0.5\*Clock Period.
- 11. You can't have timing violation in gate-level simulation
- 12. Don't use memory in this lab.
- 13. Your latency should be less than 1500 cycles.
- 14. Your area should be less than 1,000,000 um<sup>2</sup>.
- 15. in\_valid\_1, in\_valid\_2 and out\_valid should not be high at the same time.
- 16. Your design should have at least 10% power reduction from cg\_en-off to cg\_en-on, otherwise it will be treated as failed.
- 17. Power report position: 04\_PTPX/Report/CP\_POWER or CP\_CG\_POWER Report Total Power Example:

```
Attributes
            Including register clock pin internal power
            User defined power group
                                    Switching Leakage
                          Internal
                                                             Total
Power Group
                         Power
                                    Power
                                                Power
                                                            Power
                                                                            જુ)
                                                                                Attrs
clock network
                         8.077e-06 4.576e-05 1.770e-09 5.384e-05 ( 0.65%)
                          2.254e-03 1.129e-04 1.270e-07 2.367e-03
register
                                                                     (28.39%)
combinational
                         4.303e-03 1.611e-03 1.054e-06 5.915e-03
                                                                     (70.96\%)
                                        0.0000
                                                   0.0000
                             0.0000
sequential
                                                              0.0000
                                                                     (0.00\%)
memory
                             0.0000
                                        0.0000
                                                   0.0000
                                                              0.0000
                                                                       0.00%)
                                        0.0000
                             0.0000
                                                   0.0000
                                                              0.0000
                                                                     ( 0.00%)
io pad
                                        0.0000
                                                   0.0000
                                                              0.0000
                                                                     (0.00%)
black box
                             0.0000
 Net Switching Power
Cell Internal Power
                        = 1.769e-03
                                        (21.23%)
                                        (78.76%)
                        = 6.565e-03
  Cell Leakage Power
                        = 1.183e-06
                                        (0.01%)
    Intrinsic Leakage
Gate Leakage
                        = 1.183e-06
                              0.0000
Total Power
                        = 8.336e-03 (100.00%)
 Transition Power
                        = 1.902e-04
Glitching Power
                              0.0000
Peak Power
                              0.1102
eak Time
                               32582
```

## **Block Diagram**



## **Grading Policy**

Functionality:

IP wocg: 20%

IP: 50%

JasperGold SEC check: (You can only get these points if you pass the gate level simulation.

No 2<sup>nd</sup> demo chance.)

Run1: 2.5%

Run2: 2.5%

Performance: Total Power\*Simulation time 25%

#### Note

1. Please upload the following file on NewE3 platform before 12:00 at noon on Nov.

IP wocg iclabxx.v, IP iclabxx.v (xx is your account no., i.e., IP iclab99.v)

Template folders and reference commands:

01\_RTL/ (RTL simulation) "./01\_run" "./02\_run\_cg"

02\_SYN/ (Synthesis) "./01\_run\_dc"

(Check the design which contains latch and error or not in syn.log)

03\_GATE\_SIM/ (GL simulation) "./01\_run" "./02\_run\_cg"

04\_PTPX/run "./01\_run\_ptpx" and "./02\_run\_cg\_ptpx"to get the power of your design.

You can key in "./09\_clean\_up" to clear all log files and dump files in each folder.

#### **Waveform Example**

For PATTERN.v, you need to give cg en==0:



For PATTERN CG.v, you need to give cg en==1:



- 3. JasperGold SEC execution steps: In folder JG/
  - (1) "./01\_run" \ "./02\_run" or "jg -sec &" and click the "source" button.



(2) Then, click the "Prove the SEC Properties"



(3) Finally, check all properties pass.



